Hardware-in-the-loop simulation of PV systems in micro-grids using SysML models
Résumé
This paper outlines a methodology for modeling photovoltaic systems in embedded hardware. This methodology uses the HiLeS platform to transform SysML models in Petri nets and generate VHDL code. The proposed methodology is intended for Hardware-in-the-Loop simulations of power converters and PV panels in microgrids. In addition, this methodology allows the design of MPPT controllers for their direct implementation in FPGA
Fichier principal
2015_Hardware-in-the-Loop_Simulation_of_PV_Systems_in_Microgrids_Usign_SysML (1).pdf (1.64 Mo)
Télécharger le fichier
Origine | Fichiers produits par l'(les) auteur(s) |
---|
Loading...